## Session #7

## **Parameters**

- Verilog allows constants to be defined in a module by the keyword parameter.
- · Parameters cannot be used as variables.
- Parameter values for each module instance can be overridden individually at compile time. This allows module instances to be customized.
- Parameter values can be changed at module instantiation or by using *defparam* statement.
- Verilog also allows defining local parameters, but they cannot be changed by *defparam* statement.
- Local parameter are defined using the keyword *localparam*. These cannot be overridden by *defparam*.

## **Parameters** Examples: module hello\_world; parameter id\_num = 0; \$display( "Displaying Hello World ID number %d", id\_num ); parameter port\_id = 5; endmodule parameter cache\_line = 256; // defines a register type variable module top; // of length cache\_line defparam w1.id\_num = 1; defparam w2.id num = 2; reg [cache\_line - 1:0]; helloworld w1(); helloworld w2(); localparam state1 = 4'b0000; localparam state2 = 4'b0001; localparam state3 = 4'b0010; endmodule localparam state4 = 4'b0011;

# **State Machines**

## What is a state?

A unique value represented by a set of flip flops is called as a state.

### Example:

A counter. Take a 3 bit counter. Each flip flop in the counter has got either 1 or 0 and the combination gives 8 different values. Each value can be called as a "state".

Now, when the state is "000", the state machine can do a certain operation, when it is "001", it can do some other operation, so on and so forth. A state machine is a digital synchronous circuit which performs a particular task in every given state.









Consider an input to the previous case. Few things should be observed here:

- The transition can happen depending on the input.
- 2. Output can be a function of input as well as current state.
- 3. Output can change during transition.
- 4. Being in each state can have a certain output.

### In the given example:

General, value assigned to output is by default is 0. Only when there is a transition from state C to state B with IN = 1, only then value of output changes to 1.

Always assign default value to the outputs of the state machine.

State changes always happen in the next clock cycle (active edge) and the current state variable gets updated every clock cycle.

## Modifications to state decoding block

# always@(\*) case (current\_state) A: if (IN )next\_state = B; else next\_state = A; B: if(!IN) next\_state = C; else next\_state = B C: if(IN) next\_state = B; else next\_state = A; default: next\_State = A; endcase

Rest of the blocks remain the same.

## Modifications to output block

```
always@(*)
case( current_state )
A: OUT = 0;
B: OUT = 0;
C:
    if(IN) OUT = 1;
    else OUT = 0;
default: OUT = 0;
endcase
```

OUT = 1 will be active for exactly one clock cycle, producing a pulse at the output.

# Sanity Logic

- State machines are prone to getting stuck in a particular state. There could be various reasons:
  - Not mentioning the return condition
  - Not mentioning the output transition for a particular state
  - Waiting for a signal which might never change
  - Looping among states
  - Not mentioning the default state
- As a design guideline, take care of the above conditions, that they do not occur
- Also, provide sanity logic which can restart the state machine if it gets stuck.

Reset state or providing the default state is the one of the simplest sanity logic for all state machines.



## Exercise 1

- Design a state machine which can identify two given pattern 101 and 1101
  - Design non-overlapping Moore machine
  - The same state machine should find both patterns.
  - Model it in Verilog and verify its functionality

Assume necessary conditions to complete the specifications given above and come up with a strategy to make this a complete IP or a unique product.

Try designing overlapping mealy machine for this exercise as an assignment.

90 Minutes

## Exercise 2

- · Design self checking test benches for the following designs;
  - 4:1 Multiplexer
  - Serial In Serial Out Register
  - Universal UP/DOWN counter
  - Divide by 3 counter 50% duty cycle

240 Minutes

# Exercise 3

• Design and model a circuit which can find any three bit pattern in a the input data. Refer to the following block diagram to identify the details



Write a test bench to verify the above functional model

## **Exercise 4**

Design a PS/2 receiver and verify the same. The receiver should extract 8 data bits from the serial stream and provide it at the output of the module. Provide an enable signal for the output data to assert its validity.

